aboutsummaryrefslogtreecommitdiff
path: root/target/linux/mpc85xx/files/arch/powerpc/boot/dts/hiveap-330.dts
blob: 7ba282766e2b61bcafd688adb2c9608730e6b0b3 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
/*
 * Aerohive HiveAP-330 Device Tree Source
 *
 * Copyright (C) 2017 Chris Blake <chrisrblake93@gmail.com>
 *
 * This program is free software; you can redistribute  it and/or modify it
 * under  the terms of  the GNU General  Public License as published by the
 * Free Software Foundation;  either version 2 of the  License, or (at your
 * option) any later version.
 */

#include <dt-bindings/leds/common.h>
#include <dt-bindings/input/input.h>
#include <dt-bindings/gpio/gpio.h>

/include/ "fsl/p1020si-pre.dtsi"
/ {
	model = "Aerohive HiveAP-330";
	compatible = "aerohive,hiveap-330";

	aliases {
		led-boot = &led_power_green;
		led-failsafe = &led_fault_red;
		led-running = &led_power_green;
		led-upgrade = &led_fault_red;
		label-mac-device = &enet0;
		spi0 = &spi0;
	};

	chosen {
		/*
		 * not yet implemented.
		 * stdout-path = &serial0 ":9600n8";
		 * <https://www.spinics.net/lists/devicetree-compiler/msg02487.html>
		 *
		 * this should work... but it doesn't because CONFIG_CMDLINE in our
		 * OpenWrt's target config sets "console=ttyS0,115200"
		 * stdout-path = "/soc@ffe00000/serial@4500:9600n8";
		 */

		bootargs = "console=ttyS0,9600n8";
	};

	cpus {
		PowerPC,P1020@0 {
			i-cache-sets = <0x80>;
			i-cache-size = <0x8000>;
			i-cache-block-size = <0x20>;
			d-cache-sets = <0x80>;
			d-cache-size = <0x8000>;
			d-cache-block-size = <0x20>;
			status = "okay";
			clock-frequency = <533333328>; /* 533.33 MHz */
			bus-frequency = <266666664>;  /* 266.66 MHz */
			timebase-frequency = <33333333>; /* 33.33 MHz */
		};

		PowerPC,P1020@1 {
			i-cache-sets = <0x80>;
			i-cache-size = <0x8000>;
			i-cache-block-size = <0x20>;
			d-cache-sets = <0x80>;
			d-cache-size = <0x8000>;
			d-cache-block-size = <0x20>;
			cpu-release-addr = <0x00 0xffff240>;
			enable-method = "spin-table";
			status = "disabled";
			clock-frequency = <533333328>;
			bus-frequency = <266666664>;
			timebase-frequency = <33333333>;
		};
	};

	memory {
		#address-cells = <2>;
		#size-cells = <2>;

		reg = <0x00 0x00 0x00 0x10000000>;
		device_type = "memory";
	};

	/*
	 * Usually, u-boot provided /memreserve/ properties by adding them during boot.
	 * these have been converted to reserved-memory entries.
	 */
	reserved-memory {
		#address-cells = <2>;
		#size-cells = <2>;
		ranges;

		/*
		 * /memreserve/   0x0000000000ffa000 0x0000000000004000;
		 * The kernel complains when booting:
		 *
		 * | OF: fdt: Reserved memory: failed to reserve memory for node
		 *		'firmware@ffa000': base 0x00ffa000, size 0 MiB
		 *
		 * But this likely uboot's bootargs + modified DTB. And if so, we don't care.
		 * This is because we rely on our own dtb that's in the simpleImage.
		 *
		 * Note: This is backed up by u-boot. just before the kernel executes
		 *	 it prints this final line:
		 *	 |  Loading Device Tree to 00ff9000, end 00fff1c4 ... OK
		 *
		 * firmware@ffa000 {
		 *	reg = <0x0 0xffa000 0x0 0x4000>;
		 *	no-map;
		 * };
		 */

		// /memreserve/   0x000000000fe2f000 0x0000000000000021;
		firmware@fe2f000 {
			reg = <0x0 0xfe2f000 0x0 0x21>;
			no-map;
		};

		/*
		 * /memreserve/   0x000000000ffff000 0x0000000000001000;
		 * that's the spin-table - see second CPU core binding.
		 */
		firmware@ffff000 {
			reg = <0x0 0xffff000 0x0 0x1000>;
			no-map;
		};
	};

	board_lbc: lbc: localbus@ffe05000 {
		bus-frequency = <16666666>; /* 16.66 MHz */
		reg = <0 0xffe05000 0 0x1000>;
		ranges = <0x0 0x0 0x0 0xec000000 0x4000000>;

		nor@0 {
			#address-cells = <1>;
			#size-cells = <1>;
			compatible = "cfi-flash";
			reg = <0x0 0x0 0x4000000>;
			bank-width = <2>;
			device-width = <1>;

			partitions {
				compatible = "fixed-partitions";
				#address-cells = <1>;
				#size-cells = <1>;

				firmware@0 {
					reg = <0x0 0x3f00000>;
					label = "firmware";
					/*
					 * This unknown/invalid compatible prevents
					 * openwrt's mtdsplit_fit to go off a tangent if it
					 * finds a magic value inside the uncompressed kernel
					 * at a blocksized aligned place.
					 */
					compatible = "areohive,hiveap-330-image";
				};

				partition@0 {
					reg = <0x0 0x40000>;
					label = "dtb";
				};

				partition@40000 {
					compatible = "openwrt,uimage", "denx,uimage";
					reg = <0x40000 0x3ec0000>;
					label = "kernel";
				};

				partition@3f00000 {
					reg = <0x3f00000 0x20000>;
					label = "hw-info";
					read-only;

					nvmem-layout {
						compatible = "fixed-layout";
						#address-cells = <1>;
						#size-cells = <1>;

						macaddr_hwinfo_0: macaddr@0 {
							compatible = "mac-base";
							reg = <0x0 0x6>;
							#nvmem-cell-cells = <1>;
						};
					};
				};

				partition@3f20000 {
					reg = <0x3f20000 0x20000>;
					label = "boot-info";
					read-only;
				};

				partition@3f40000 {
					reg = <0x3f40000 0x20000>;
					label = "boot-info-backup";
					read-only;
				};

				partition@3f60000 {
					reg = <0x3f60000 0x20000>;
					label = "u-boot-env";
				};

				partition@3f80000 {
					reg = <0x3f80000 0x80000>;
					label = "u-boot";
					read-only;
				};
			};
		};
	};

	board_soc: soc: soc@ffe00000 {
		ranges = <0x0 0x0 0xffe00000 0x100000>;
		bus-frequency = <266666664>;

		spi0: spi@7000 {
			#address-cells = <1>;
			#size-cells = <0>;

			temperature-sensor@1 {
				compatible = "ti,tmp125";
				reg = <1>;
				spi-max-frequency = <5000000>;
			};
		};

		i2c@3100 {
			tpm@29 {
				compatible = "atmel,at97sc3204t";
				reg = <0x29>;
			};

			lp5521@32 {
				compatible = "national,lp5521";
				reg = <0x32>;
				clock-mode = /bits/ 8 <2>;
				#address-cells = <1>;
				#size-cells = <0>;

#if 1
				led_fault_red: led@0 {
					reg = <0>;
					chan-name = "fault:red";
					led-cur = /bits/ 8 <0x2f>;
					max-cur = /bits/ 8 <0x5f>;
					color = <LED_COLOR_ID_RED>;
					function = LED_FUNCTION_FAULT;
				};
				led_power_green: led@1 {
					reg = <1>;
					chan-name = "power:green";
					led-cur = /bits/ 8 <0x2f>;
					max-cur = /bits/ 8 <0x5f>;
					color = <LED_COLOR_ID_GREEN>;
					function = LED_FUNCTION_POWER;
				};
				led@2{
					reg = <2>;
					chan-name = "blue";
					led-cur = /bits/ 8 <0x2f>;
					max-cur = /bits/ 8 <0x5f>;
					color = <LED_COLOR_ID_BLUE>;
				};
#else
				/*
				 * openwrt isn't ready to handle multi-intensity leds yet
				 * # echo 255 255 255 > /sys/class/leds/tricolor/multi_intensity
				 * # echo 255 > /sys/class/leds/tricolor/brightness
				 */

				rgbled-0 {
					function = LED_FUNCTION_POWER;
					color = <LED_COLOR_ID_RGB>;
					#address-cells = <1>;
					#size-cells = <0>;

					led@0 {
						reg = <0>;
						chan-name = "tricolor";
						led-cur = /bits/ 8 <0x2f>;
						max-cur = /bits/ 8 <0x5f>;
						color = <LED_COLOR_ID_RED>;
					};
					led@1 {
						reg = <1>;
						chan-name = "tricolor";
						led-cur = /bits/ 8 <0x2f>;
						max-cur = /bits/ 8 <0x5f>;
						color = <LED_COLOR_ID_GREEN>;
					};
					led@2{
						reg = <2>;
						chan-name = "tricolor";
						led-cur = /bits/ 8 <0x2f>;
						max-cur = /bits/ 8 <0x5f>;
						color = <LED_COLOR_ID_BLUE>;
					};
				};
#endif
			};

			eeprom@51 {
				/*
				 * 1Kbit I2C/SMBus EEPROM with SHA-1 Engine
				 * Aerohive calls it "dallas".
				 */
				compatible = "adi,ds28cn01";
				reg = <0x51>;
				read-only;
			};
		};

		mdio@24000 {
			phy0: ethernet-phy@0 {
				/* interrupts = <3 1 0 0>; */
				reg = <0x1>;
			};

			phy1: ethernet-phy@1 {
				/* interrupts = <2 1 0 0>; */
				reg = <0x2>;
			};
		};

		mdio@25000 {
			status = "disabled";
		};

		mdio@26000 {
			status = "disabled";
		};

		enet0: ethernet@b0000 {
			rx-stash-idx = <0x00>;
			rx-stash-len = <0x60>;
			bd-stash;
			status = "okay";
			phy-handle = <&phy0>;
			phy-connection-type = "rgmii-id";
			nvmem-cells = <&macaddr_hwinfo_0 0>;
			nvmem-cell-names = "mac-address";
		};

		enet1: ethernet@b1000 {
			status = "disabled";
		};

		enet2: ethernet@b2000 {
			rx-stash-idx = <0x00>;
			rx-stash-len = <0x60>;
			bd-stash;
			status = "okay";
			phy-handle = <&phy1>;
			phy-connection-type = "rgmii-id";
			nvmem-cells = <&macaddr_hwinfo_0 1>;
			nvmem-cell-names = "mac-address";
		};

		gpio0: gpio-controller@fc00 {
		};

		usb@22000 {
			phy_type = "ulpi";
			dr_mode = "host";
		};

		usb@23000 {
			status = "disabled";
		};
	};

	pci0: pcie@ffe09000 {
		reg = <0x0 0xffe09000 0x0 0x1000>;
		ranges = <0x2000000 0x0 0xa0000000 0x0 0xa0000000 0x0 0x20000000>,
			 <0x1000000 0x0 0x00000000 0x0 0xffc30000 0x0 0x10000>;
		pcie@0 {
			ranges = <0x2000000 0x0 0xa0000000 0x2000000 0x0 0xa0000000 0x0 0x20000000>,
				 <0x1000000 0x0 0x00000000 0x1000000 0x0 0x00000000 0x0 0x00100000>;
		};
	};

	pci1: pcie@ffe0a000 {
		reg = <0x0 0xffe0a000 0x0 0x1000>;
		ranges = <0x2000000 0x0 0xc0000000 0x0 0xc0000000 0x0 0x20000000>,
			 <0x1000000 0x0 0x00000000 0x0 0xffc20000 0x0 0x10000>;

		pcie@0 {
			ranges = <0x2000000 0x0 0xc0000000 0x2000000 0x0 0xc0000000 0x0 0x20000000>,
				 <0x1000000 0x0 0x00000000 0x1000000 0x0 0x00000000 0x0 0x00100000>;
		};
	};

	buttons {
		compatible = "gpio-keys";

		reset {
			label = "Reset button";
			gpios = <&gpio0 8 GPIO_ACTIVE_LOW>;
			linux,code = <KEY_RESTART>;
		};
	};
};

/include/ "fsl/p1020si-post.dtsi"
&serial0 {
	clock-frequency = <266666664>;
};

&serial1 {
	clock-frequency = <266666664>;
};

/*
 * For the OpenWrt 22.03 release, since Linux 5.10.138 now uses
 * aliases to determine PCI domain numbers, drop aliases so as not to
 * change the sysfs path of our wireless netdevs.
 */

/ {
	aliases {
		/delete-property/ pci0;
		/delete-property/ pci1;
	};
};